Follow
Muhammad Yasin
Muhammad Yasin
National University of Sciences & Technology, Pakistan
Verified email at nyu.edu
Title
Cited by
Cited by
Year
SARLock: SAT attack resistant logic locking
M Yasin, B Mazumdar, JJV Rajendran, O Sinanoglu
2016 IEEE International Symposium on Hardware Oriented Security and Trust …, 2016
4772016
On Improving the Security of Logic Locking
M Yasin, J Rajendran, O Sinanoglu, R Karri
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015
4052015
Provably-Secure Logic Locking: From Theory To Practice
M Yasin, A Sengupta, M Nabeel, M Ashraf, JJV Rajendran, O Sinanoglu
ACM SIGSAC Conference on Computer and Communications Security, 1601-1618, 2017
4002017
Removal Attacks on Logic Locking and Camouflaging Techniques
M Yasin, B Mazumdar, O Sinanoglu, J Rajendran
IEEE Transactions on Emerging Topics in Computing, 2017
2962017
Security Analysis of Anti-SAT
M Yasin, B Mazumdar, O Sinanoglu, J Rajendran
2012016
What to Lock?: Functional and Parametric Locking
M Yasin, A Sengupta, BC Schafer, Y Makris, O Sinanoglu, JJV Rajendran
Proceedings of the on Great Lakes Symposium on VLSI 2017, 351-356, 2017
1502017
Keynote: A Disquisition on Logic Locking
A Chakraborty, NG Jayasankaran, Y Liu, J Rajendran, O Sinanoglu, ...
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2019
1222019
CamoPerturb: secure IC camouflaging for minterm protection
M Yasin, B Mazumdar, O Sinanoglu, J Rajendran
Proceedings of the 35th International Conference on Computer-Aided Design, 29, 2016
1192016
ATPG-based cost-effective, secure logic locking
A Sengupta, M Nabeel, M Yasin, O Sinanoglu
2018 IEEE 36th VLSI Test Symposium (VTS), 1-6, 2018
972018
Evolution of logic locking
M Yasin, O Sinanoglu
2017 IFIP/IEEE International Conference on Very Large Scale Integration …, 2017
912017
Ultra-Low Power, Secure IoT Platform for Predicting Cardiovascular Diseases
M Yasin, T Tekeste, H Saleh, B Mohammad, O Sinanoglu, M Ismail
IEEE Transactions on Circuits and Systems I: Regular Papers 64 (9), 2624-2637, 2017
802017
Activation of logic encrypted chips: Pre-test or post-test?
M Yasin, SM Saeed, J Rajendran, O Sinanoglu
2016 Design, Automation & Test in Europe Conference & Exhibition (DATE), 139-144, 2016
792016
Security analysis of logic encryption against the most effective side-channel attack: DPA
M Yasin, B Mazumdar, SS Ali, O Sinanoglu
2015 IEEE International Symposium on Defect and Fault Tolerance in VLSI and …, 2015
712015
Trustworthy Hardware Design: Combinational Logic Locking Techniques
M Yasin, Jeyavijayan (JV). Rajendran, O Sinanoglu
Springer, 2020
582020
Transforming between logic locking and IC camouflaging
M Yasin, O Sinanoglu
2015 10th International Design & Test Symposium (IDT), 1-4, 2015
542015
ScanSAT: Unlocking static and dynamic scan obfuscation
L Alrahis, M Yasin, N Limaye, H Saleh, B Mohammad, M Al-Qutayri, ...
IEEE Transactions on Emerging Topics in Computing 9 (4), 1867-1882, 2019
522019
ScanSAT: unlocking obfuscated scan chains
L Alrahis, M Yasin, H Saleh, B Mohammad, M Al-Qutayri, O Sinanoglu
Proceedings of the 24th Asia and South Pacific Design Automation Conference …, 2019
492019
MixLock: Securing mixed-signal circuits via logic locking
J Leonhard, M Yasin, S Turk, M Nabeel, MM Louërat, R Chotin-Avot, ...
Design, Automation and Test in Europe (DATE 2019), 84-89, 2019
472019
Testing the Trustworthiness of IC Testing: An Oracle-less Attack on IC Camouflaging
M Yasin, O Sinanoglu, J Rajendran
IEEE Transactions on Information Forensics and Security 12 (11), 2668-2682, 2017
412017
TTLock: Tenacious and traceless logic locking
M Yasin, B Mazumdar, JJV Rajendran, O Sinanoglu
2017 IEEE International Symposium on Hardware Oriented Security and Trust …, 2017
402017
The system can't perform the operation now. Try again later.
Articles 1–20